<departmental bulletin paper>
Improving the Quality Factor of Inductor in Si-Substrate by Introducing Fully Depleted PN-junctions

Creator
Language
Publisher
Date
Source Title
Vol
Issue
First Page
Last Page
Publication Type
Access Rights
JaLC DOI
Abstract This paper presents a novel technique to improve the quality factor (Q-factor) of a standard inductor in Si-substrate without post-processing. The proposed method employs a distributed grid of N-well ...in the Psubstrate beneath the inductor. This will create a layer of PN junctions. The width of the N-well is chosen wisely so that full depletion occurs in every PN junction, forming a large depleted area which has high resistivity, thus reduces the substrate loss and increases Q-factor of the inductor. An example of the proposed idea is illustrated using a 1nH inductor in 0.18 mm CMOS technology. In this paper, High-Frequency Simulation Structure (HFSS)1) based on finite element method is used for simulation. As expected, the electromagnetic (EM) simulation shows that the total equivalent resistance of the inductor decreases, resulting in the improvement of its Q-factor by 9%. Finally, the improved inductor is used to design a 5GHz cross-coupled CMOS LC oscillator, which results in an improvement of 2.1dBc/Hz of phase noise at 10 kHz offset frequency.show more

Hide fulltext details.

pdf paper3(21-2) pdf 251 KB 330  

Details

PISSN
EISSN
NCID
Record ID
Peer-Reviewed
Subject Terms
Created Date 2016.08.29
Modified Date 2019.01.23

People who viewed this item also viewed