<会議発表論文>
The Effect of Nanometer-Scale Technologies on the Cache Size Selection for Low Energy Embedded Systems

作成者
本文言語
出版者
発行日
収録物名
収録物名
開始ページ
終了ページ
出版タイプ
アクセス権
関連DOI
関連URI
関連情報
概要 Several studies have shown that cache memories account for more than 40% of the total energy consumed in processor-based embedded systems. In microscale technology nodes, active power is the primary c...ontributor to the total power dissipation of a CMOS chip. However, in nano-scale technologies, leakage power is dominating total power dissipation. In this paper, we show that this fact affects the optimal cache size for low energy embedded systems. We study a number of embedded applications in three different technologies: 180nm, 100nm and 70nm. The results confirm that for a given application, the optimal cache size for minimal energy consumption varies with the technology. Our study further reveals that the change in the optimal size of cache depends on the rate at which cache misses increase when reducing the cache size; when this rate is sharp, the optimal point is the same for all three technologies, however at less steep rates, smaller caches consume the least energy (upto 91% less energy with only 14% performance loss). Consequently in future nanometer processes, unlike previous technologies, cache size should be minimized to obtain the least energy.続きを見る

本文ファイル

pdf hamid07_3 pdf 97.5 KB 256  

詳細

レコードID
査読有無
主題
タイプ
登録日 2009.04.22
更新日 2020.11.02

この資料を見た人はこんな資料も見ています